Cart(0)
Sneakers, Boots, Flats & Sandals and Loafers & Slip-Ons for Enjoying Diverse Shoe Fashion
Sneakers, Boots, Flats & Sandals and Loafers & Slip-Ons for Enjoying Diverse Shoe Fashion Sneakers, Boots, Flats & Sandals and Loafers & Slip-Ons for Enjoying Diverse Shoe Fashion
Home Flats and Sandals Flip-Flops
74107 Phillips 74HC107N Dual JK flip-flop with reset IC
74107 Phillips 74HC107N Dual JK flip-flop with reset IC
Title:
  • DefaultTitle

$ 150.00

$ 69.00

Please select combo product attributes
The combo subtotal is $,SAVE$

Product Details

  • Mount: Through Hole
  • Package: DIP14
  • Logic Function: NAND
  • Number Of Pins: 14
  • Max operating Temperture: 125°
  • Max.Supply Voltage: 6V 
  • Minimum operating temperature: -55°C 
  • Min. supply Voltage: 2V
  • No.Of Channel: 4

The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary Q and Q outputs.

The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.

The reset (nR) is an asynchronous active LOW input.

When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the Q output HIGH.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.



FEATURES

• Output capability: standard

• ICC category: flip-flops

You May Also Like
Unavailable
Cart
Sneakers, Boots, Flats & Sandals and Loafers & Slip-Ons for Enjoying Diverse Shoe Fashion
Your cart is currently empty.